

"Spansion, Inc." and "Cypress Semiconductor Corp." have merged together to deliver high-performance, high-quality solutions at the heart of today's most advanced embedded systems, from automotive, industrial and networking platforms to highly interactive consumer and mobile devices. The new company "Cypress Semiconductor Corp." will continue to offer "Spansion, Inc." products to new and existing customers.

#### CONTINUITY OF SPECIFICATIONS

There is no change to this document as a result of offering the device as a Cypress product. Any changes that have been made are the result of normal document improvements and are noted in the document history page, where supported. Future revisions will occur when appropriate, and changes will be noted in a document history page.

#### CONTINUITY OF ORDERING PART NUMBERS

Cypress continues to support existing part numbers. To order these products, please use only the Ordering Part Numbers listed in this document.

#### FOR MORE INFORMATION

Please visit our website at www.cypress.com or contact your local sales office for additional information about Cypress products and services.

#### OUR CUSTOMERS

Cypress is for true innovators - in companies both large and small.

Our customers are smart, aggressive, out-of-the-box thinkers who design and develop game-changing products that revolutionize their industries or create new industries with products and solutions that nobody ever thought of before.

#### ABOUT CYPRESS

Founded in 1982, Cypress is the leader in advanced embedded system solutions for the world's most innovative automotive, industrial, home automation and appliances, consumer electronics and medical products. Cypress's programmable systems-onchip, general-purpose microcontrollers, analog ICs, wireless and USB-based connectivity solutions and reliable, high-performance memories help engineers design differentiated products and get them to market first.

Cypress is committed to providing customers with the best support and engineering resources on the planet enabling innovators and out-of-the-box thinkers to disrupt markets and create new product categories in record time. To learn more, go to www.cypress.com.

198 Champion Court San Jose, CA 95134-1709 408-943-2600 ٠



# S71VS/XS-R

MirrorBit<sup>®</sup> 1.8 V Simultaneous Read/Write Burst Mode Multiplexed Flash and Burst

## **Features**

- Power supply voltage of 1.7V to 1.95V
- Flash / pSRAM Burst Speed: 108 MHz, 104 MHz, 83 MHz
- MCP BGA Packages
  - 52 ball, 6.0 x 5.0 mm, 0.5 mm ball pitch
  - 56 ball, 7.7 x 6.2 mm, 0.5 mm ball pitch
  - $-\,56$  ball, 9.2 x 8.0 mm, 0.5 mm ball pitch
- Operating Temperature
   Wireless, -25 °C to +85 °C
   Industrial. -40 °C to +85 °C
- -110051101, -40 C to +0

# **General Description**

The S71VS-R Series is a product line of stacked Multi-Chip Package (MCP) memory solutions and consists of the following items:

- One or more S29VS-R Flash memory die
- One or more pSRAM

The products covered by this document are listed in the table below. For details about their specifications, please refer to their individual data sheet for further details.

| Flash Density | pSRAM Density | Product     |
|---------------|---------------|-------------|
| 64 Mb         | 32 Mb         | S71VS064RB0 |
| 128 Mb        | 32 Mb         | S71VS128RB0 |
| 128 Mb        | 64 Mb         | S71VS128RC0 |
| 256 Mb        | 64 Mb         | S71VS256RC0 |
| 256 Mb        | 128 Mb        | S71VS256RD0 |

For detailed specifications, please refer to the individual data sheets:

| Document                                    | Cypress Document Number |
|---------------------------------------------|-------------------------|
| S29VS256R, S29VS128R datasheet              | 002-00833               |
| S29VS064R datasheet                         | 002-00949               |
| 32 Mb CellularRAM Address/Data multiplexed  | SWM032D108M1R           |
| 32 Mb CellularRAM Address/Data multiplexed  | SWM032D108M3R           |
| 64 Mb CellularRAM Address/Data multiplexed  | SWM064D108M1R           |
| 128 Mb CellularRAM Address/Data multiplexed | SWM128D108M1R           |
| 128 Mb CellularRAM Address/Data multiplexed | SWM128D108M3R           |

198 Champion Court

٠



# 1. Ordering Information

The order number is formed by a valid combinations of the following:



S71VS = Multi-Chip Product 1.8 Volt-only Simultaneous Read/Write Burst Mode Address and Data Multiplexed (ADM) Flash Memory + pSRAM



# 1.1 Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

| Base<br>Ordering Part<br>Number | Package | Model<br>Number | Packing<br>Type | pSRAM Type    | Flash<br>Boot | Temperature<br>Range           | Flash /<br>pSRAM<br>Speed  | Pinout and<br>Package Notes         |
|---------------------------------|---------|-----------------|-----------------|---------------|---------------|--------------------------------|----------------------------|-------------------------------------|
|                                 |         | 3L              |                 |               | Тор           | Wireless                       |                            | Pinout: S71VS-R                     |
|                                 |         | BL              |                 | SWM032D108M1R | Bottom        |                                |                            | 52-ball Package:<br>RLG052          |
|                                 |         | 4L              |                 |               | Тор           | Will close                     |                            |                                     |
| S71VS064RB0                     | АНТ     | CL              |                 |               | Bottom        |                                | 108 MHz                    | Pinout: S71VS-R<br>52-ball Package: |
| 37103004KB0                     | AITI    | 0M              |                 |               | Тор           |                                |                            | RSE052                              |
|                                 |         | 8M              |                 |               | Bottom        |                                |                            |                                     |
|                                 |         | 3M              |                 | SWM032D108M3R | Тор           | Industrial                     |                            | Pinout: S71VS-R                     |
|                                 |         | BM              |                 |               | Bottom        |                                |                            | 52-ball Package:<br>RLG052          |
|                                 |         | 3L              |                 | SWM032D108M1R | Тор           |                                | 108 MHz                    | Pinout: S71VS-R                     |
|                                 |         | BL              |                 |               | Bottom        |                                |                            | 56-ball Package:<br>RLA056          |
| S71VS128RB0                     | AHK     | 4L              |                 |               | Тор           |                                |                            | Pinout: S71VS-R                     |
|                                 |         | CL              | 0, 3            |               | Bottom        |                                |                            | 56-ball Package:<br>RSD056          |
|                                 |         | 4L              |                 |               | Тор           | 108 MHz<br>Wireless<br>108 MHz | Pinout: S71VS-R            |                                     |
| S71VS128RC0                     | AHK     | CL              |                 | SWM064D108M1R | Bottom        |                                | 108 MHz                    | 56-ball<br>Package: RSD056          |
|                                 |         | 4L              |                 |               | Тор           |                                |                            | Pinout: S71VS-R                     |
| S71VS256RC0                     | AHK     | CL              |                 | SWM064D108M1R | Bottom        |                                | 56-ball Package:<br>RLA056 |                                     |
|                                 |         | 3L              |                 |               | Тор           |                                |                            |                                     |
|                                 |         | BL              |                 |               | Bottom        |                                | 400 141                    |                                     |
| S71VS256RD0                     |         | 4L              |                 |               | Тор           | -                              | 56-b                       | Pinout: S71VS-R                     |
|                                 | AHK     | CL              | 1               | SWM128D108M1R | Bottom        |                                |                            | 56-ball Package:                    |
|                                 |         | 3C              |                 |               | Тор           |                                |                            | RSD056                              |
|                                 |         | BC              |                 |               | Bottom        |                                |                            |                                     |
|                                 |         | 3M              |                 | SWM128D108M3R | Тор           | Industrial                     | 108 MHz                    |                                     |

Note:

If a choice exists, Spansion recommends Top Boot.



# 2. Input/Output Descriptions

Table 2.1 identifies the input and output package connections provided on the device.

#### Table 2.1 Input/Output Descriptions (Sheet 1 of 2)

| Symbol            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Flash | RAM |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
| AMAX-A16          | Address inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Х     | Х   |
| A/DQ15–A/DQ0      | Multiplexed Address/Data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Х     | Х   |
| AVD#              | Address Valid input. Indicates to device that the valid address is present on the address inputs.<br>Low = for asynchronous mode, indicates valid address; for burst mode, causes starting address to be latched.<br>High = device ignores address inputs                                                                                                                                                                                                                                                                                                                                                      | х     | x   |
| CLK               | Clock input. In burst mode, after the initial word is output, subsequent active edges of CLK increment the internal address counter. Should be at $V_{IL}$ or $V_{IH}$ while in asynchronous mode.                                                                                                                                                                                                                                                                                                                                                                                                             | Х     | x   |
| DNU               | Do Not Use. A device internal signal may be connected to the package connector. The connection may be used by Spansion for test or other purposes and is not intended for connection to any host system signal. Any DNU signal related function will be inactive when the signal is at $V_{IL}$ . The signal has an internal pull-down resistor and may be left unconnected in the host system or may be tied to $V_{SS}$ . Do not use these connections for PCB signal routing channels. Do not connect any host system signal to these connections.                                                          |       |     |
| OE#               | Output Enable input. Asynchronous relative to CLK for the Burst mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Х     | Х   |
| F-CE#             | Chip-enable input for Flash. Asynchronous relative to CLK for Burst Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Х     |     |
| F-RDY/R-WAIT      | Ready output; indicates the status of the Burst read.<br>Flash Memory RDY (using default "Active HIGH" configuration)<br>$V_{OL}$ = data invalid<br>$V_{OH}$ = data valid<br>Note: The default polarity for the pSRAM WAIT signal is opposite the default polarity of<br>the Flash RDY signal.<br>pSRAM WAIT (using default "Active HIGH" configuration)<br>$V_{OL}$ = data valid<br>$V_{OH}$ = data invalid<br>To match polarities, change bit 10 of the pSRAM Bus Configuration Register to 0<br>(Active LOW WAIT). Alternately, change bit 10 of the Flash Configuration Register to 0<br>(Active LOW RDY). | Х     | x   |
| F-RST#            | Hardware reset input. Low = device resets and returns to reading array data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Х     |     |
| F-V <sub>PP</sub> | Accelerated input. At V <sub>HH</sub> , accelerates programming; automatically places device in unlock bypass mode. At V <sub>IL</sub> , disables all program and erase functions. Should be at V <sub>IH</sub> for all other conditions.                                                                                                                                                                                                                                                                                                                                                                      | х     |     |
| NC                | Not Connected. No device internal signal is connected to the package connector nor is there any future plan to use the connector for a signal. The connection may safely be used for routing space for a signal on a Printed Circuit Board (PCB).                                                                                                                                                                                                                                                                                                                                                              |       |     |
| R-CE#             | Chip-enable input for pSRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       | Х   |
| R-CRE             | Control Register Enable (pSRAM).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       | Х   |
| R-LB#             | Lower Byte Control (pSRAM).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       | Х   |
| R-UB#             | Upper Byte Control (pSRAM).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       | Х   |



#### Table 2.1 Input/Output Descriptions (Sheet 2 of 2)

| Symbol           | Description                                                                                                                                                                                                                                                                                                                               | Flash | RAM |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
| RFU              | Reserved For Future Use. No device internal signal is currently connected to the package connector but there is potential future use for the connector for a signal. It is recommended to not use RFU connectors for PCB routing channels so that the PCB may take advantage of future enhanced features in compatible footprint devices. |       |     |
| V <sub>CC</sub>  | Flash and pSRAM 1.8 Volt-only single power supply.                                                                                                                                                                                                                                                                                        | Х     | Х   |
| V <sub>CCQ</sub> | Flash and pSRAM Input/Output Power Supply.                                                                                                                                                                                                                                                                                                | Х     | Х   |
| V <sub>SS</sub>  | Ground.                                                                                                                                                                                                                                                                                                                                   | Х     | Х   |
| V <sub>SSQ</sub> | Input/Output Ground.                                                                                                                                                                                                                                                                                                                      | Х     | Х   |
| WE#              | Write Enable input.                                                                                                                                                                                                                                                                                                                       | Х     | Х   |

# 3. MCP Block Diagram



Figure 3.1 S71VS-R MCP Block Diagram



# 4. Connection Diagrams/Physical Dimensions

This section contains the I/O designations and package specifications for the S71VS-R.

# 4.1 Special Handling Instructions for FBGA Packages

Special handling is required for Flash Memory products in FBGA packages.

Flash memory devices in FBGA packages may be damaged if exposed to ultrasonic cleaning methods. The package and/or data integrity may be compromised if the package body is exposed to temperatures above 150 °C for prolonged periods of time.

# 4.2 Connection Diagrams



Figure 4.1 S71VS-R 56-ball Fine-Pitch Ball Grid Array



RAM Only

#### (Top View, Balls Facing Down) Legend 5 6 7 8 2 3 9 10 4 RFU 12 1 RFU R-LB# R-UB# NC NC Not Connected 1 -A21 $\bigcup_{\mathsf{VCC}}$ $\bigcup_{WE\#}$ O F-VPP CLK В A19 RFU $\bigcirc$ F-RDY/ R-WAIT A17 Do Not Use RFU RFU O A20 $\bigcup_{\mathsf{AVD}\#}$ O F-RST# O F-CE# O A16 O A18 $\bigcup_{VSS}$ С • Reserved for Future Use vccq ADQ7 ADQ6 ADQ9 D $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ Ú ADQ13 ADQ12 ADQ3 ADQ2 ADQ8 OE# VSS Flash/RAM Shared O ADQ14 $\bigcup_{VSS}$ O ADQ11 O ADQ5 $\bigcap_{ADQ4}$ VCCQ O ADQ1 С С Е ADQ10 ADQ0 ADQ15 ()Flash Only 0 13 С $\bigcirc$ F ĩ. 1 R-CE# RFU R-CRE RFU NC NC

#### Figure 4.2 S71VS-R 52-ball Fine-Pitch Ball Grid Array

#### Notes:

1. Addresses are shared between Flash and RAM depending on the density of the pSRAM.

2.  $V_{\rm SS}$  and  $V_{\rm SSQ}$  must be connected together.

| MCP         | Flash-Only Addresses | Shared Addresses | Shared ADQ Pins |
|-------------|----------------------|------------------|-----------------|
| S71VS064RB0 | A21                  | A20–A16          |                 |
| S71VS128RB0 | A22–A21              | A20–A16          |                 |
| S71VS128RC0 | A22                  | A21–A16          | A/DQ15-A/DQ0    |
| S71VS256RC0 | A23–A22              | A21–A16          |                 |
| S71VS256RD0 | A23                  | A22–A16          |                 |



#### **Physical Dimensions** 4.3



Figure 4.3 RLG052 - 52-ball VFRBGA 6.0 x 5.0 mm

|         |                         |             |         |                          | _ NOTES:                                                                                  |
|---------|-------------------------|-------------|---------|--------------------------|-------------------------------------------------------------------------------------------|
| PACKAGE | RLG 052                 |             |         |                          | 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.                                     |
| JEDEC   | N/A                     |             |         |                          |                                                                                           |
|         |                         | 0 mm x 5.00 |         |                          | 2. ALL DIMENSIONS ARE IN MILLIMETERS.                                                     |
|         | 0.0                     | PACKAGE     | mm      |                          | <ol> <li>BALL POSITION DESIGNATION PER JEP 95, SECTION 4.3, SPP-010.</li> </ol>           |
| SYMBOL  | MIN                     | NOM         | MAX     | NOTE                     | 4. e REPRESENTS THE SOLDER BALL GRID PITCH.                                               |
| A       |                         |             | 1.00    | PROFILE                  | <ol> <li>SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE<br/>"D" DIRECTION.</li> </ol>         |
| A1      | 0.18                    |             |         | BALL HEIGHT              | SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE                                                |
| D       | 6.00 BSC.               |             |         | BODY SIZE                | "E" DIRECTION.                                                                            |
| E       | 5.00 BSC.               |             |         | BODY SIZE                | n IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS<br>FOR MATRIX SIZE MD X ME             |
| D1      | 4.50 BSC.               |             |         | MATRIX FOOTPRINT         | A                                                                                         |
| E1      | 2.50 BSC.               |             |         | MATRIX FOOTPRINT         | DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL<br>DIAMETER IN A PLANE PARALLEL TO DATUM C. |
| MD      |                         | 10          |         | MATRIX SIZE D DIRECTION  | SD AND SE ARE MEASURED WITH RESPECT TO DATUMS                                             |
| ME      |                         | 6           |         | MATRIX SIZE E DIRECTION  | A AND B AND DEFINE THE POSITION OF THE CENTER                                             |
| n       |                         | 52          |         | BALL COUNT               | SOLDER BALL IN THE OUTER ROW.                                                             |
| φb      | 0.25                    | 0.30        | 0.35    | BALL DIAMETER            | WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN<br>THE OUTER ROW SD OR SE = 0.000.         |
| е       | 0.50 BSC.               |             |         | BALL PITCH               | WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN                                           |
| SE/SD   | 0:25 BSC.               |             |         | SOLDER BALL PLACEMENT    | THE OUTER ROW, SD OR SE = e/2                                                             |
|         |                         |             |         |                          | 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.                             |
|         | 3A,3F,4A,4F,7A,7F,8A,8F |             | F,8A,8F | DEPOPULATED SOLDER BALLS | A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK                                       |

A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

a1002-1 \ f16-038.63 \ 08.25.10







#### Figure 4.4 RLA056 - 56-ball VFRBGA 7.7 x 6.2 mm

|         |                                                                                                                                                                                                               |                        |      |                          | _ NO  |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------------------------|-------|
| PACKAGE |                                                                                                                                                                                                               | RLA 056                |      |                          | 1.    |
| JEDEC   | N/A                                                                                                                                                                                                           |                        |      |                          | 2     |
| DXE     | 7.7                                                                                                                                                                                                           | 0 mm x 6.20<br>PACKAGE | mm   |                          | 3.    |
| SYMBOL  | MIN                                                                                                                                                                                                           | NOM                    | MAX  | NOTE                     | 4.    |
| A       |                                                                                                                                                                                                               |                        | 1.00 | PROFILE                  | 5.    |
| A1      | 0.18                                                                                                                                                                                                          |                        |      | BALL HEIGHT              | 1     |
| A2      | 0.62                                                                                                                                                                                                          |                        | 0.74 | BODY THICKNESS           | 1     |
| D       |                                                                                                                                                                                                               | 7.70 BSC.              |      | BODY SIZE                | 1     |
| E       |                                                                                                                                                                                                               | 6.20 BSC.              |      | BODY SIZE                | 1 🗛   |
| D1      |                                                                                                                                                                                                               | 6.50 BSC.              |      | MATRIX FOOTPRINT         | 1 /6\ |
| E1      |                                                                                                                                                                                                               | 4.50 BSC.              |      | MATRIX FOOTPRINT         | 1 A   |
| MD      |                                                                                                                                                                                                               | 14                     |      | MATRIX SIZE D DIRECTION  | 1 -   |
| ME      |                                                                                                                                                                                                               | 10                     |      | MATRIX SIZE E DIRECTION  | 1     |
| n       |                                                                                                                                                                                                               | 56                     |      | BALL COUNT               | 1     |
| φb      | 0.25                                                                                                                                                                                                          | 0.30                   | 0.35 | BALL DIAMETER            | 1     |
| eE      |                                                                                                                                                                                                               | 0:50 BSC.              |      | BALL PITCH               | 1     |
| eD      |                                                                                                                                                                                                               | 0.50 BSC.              |      | BALL PITCH               | 8.    |
| SE SD   |                                                                                                                                                                                                               | 0.25 BSC.              |      | SOLDER BALL PLACEMENT    | ] 🛆   |
|         | A2~A9, B1~B10, C1,C2,<br>C9;C10,D1D2,D9,D10<br>E1,E2;E3;E8,E9;E10,F1,F2,<br>F3;F8;F9;F10,C1;G2;C9;G10<br>H1,H2;H9;H10,J1,22;33,B,J9,<br>J10,K1,K2;K3;K8;K9;K10<br>L1,L2,L9,L10,M1,M2,M9,M10,<br>N1~N10, P2~P9 |                        |      | DEPOPULATED SOLDER BALLS | 10.   |

NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994
- ALL DIMENSIONS ARE IN MILLIMETERS.
- BALL POSITION DESIGNATION PER JEP 95, SECTION 4.3, SPP-010.
- . C REPRESENTS THE SOLDER BALL GRID PITCH.
- SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

n IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X E

- DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- A SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.
  WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000.
  WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = [e/2]
- \*\* INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.
   A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.
- 10. OUTLINE AND DIMENSIONS PER CUSTOMER REQUIREMENT.

. OUTLINE AND DIMENSIONOT EN OUDTOMENTEQUINEMEN

g1007 \ f16-038.63 \ 08.18.10







| Figure 4.5 | RSD056—56-ball VFRBGA 7.7 x 6.2 mm |
|------------|------------------------------------|
|------------|------------------------------------|

| PACKAGE |                                   | RSD 056                                                                                       |                                  |                          |
|---------|-----------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------|--------------------------|
| JEDEC   | N/A                               |                                                                                               |                                  |                          |
| D x E   | 7.70 mm x 6.20 mm<br>PACKAGE      |                                                                                               |                                  | NOTE                     |
| SYMBOL  | MIN                               | NOM                                                                                           | MAX                              |                          |
| A       | 0.80                              | 0.90                                                                                          | 1.00                             | PROFILE                  |
| A1      | 0.18                              |                                                                                               |                                  | BALL HEIGHT              |
| A2      | 0.62                              |                                                                                               | 0.74                             | BODY THICKNESS           |
| D       |                                   | 7.70 BSC                                                                                      |                                  | BODY SIZE                |
| E       |                                   | 6.20 BSC                                                                                      |                                  | BODY SIZE                |
| D1      |                                   | 6.50 BSC                                                                                      |                                  | MATRIX FOOTPRINT         |
| E1      |                                   | 4.50 BSC                                                                                      |                                  | MATRIX FOOTPRINT         |
| MD      |                                   | 14                                                                                            |                                  | MATRIX SIZE D DIRECTION  |
| ME      |                                   | 10                                                                                            |                                  | MATRIX SIZE E DIRECTION  |
| n       |                                   | 56                                                                                            |                                  | BALL COUNT               |
| Øb      | 0.25                              | 0.30                                                                                          | 0.35                             | BALL DIAMETER            |
| eE      | 0.50 BSC                          |                                                                                               |                                  | BALL PITCH               |
| eD      | 0.50 BSC                          |                                                                                               |                                  | BALL PITCH               |
| SE SD   |                                   | 0.25 BSC                                                                                      |                                  | SOLDER BALL PLACEMENT    |
|         | E1,E2,E3,E8,E9,<br>H1,H2,H9,H10,J | 810, C1,C2,C9,10,D1,<br>E10,F1,F2,F3,F8,F9,F1<br>1,J2,J3,J8,J9,J10,K1,K<br>,M1,M2,M9,M10, N1~ | 0,G1,G2,G9,G10<br>2,K3,K8,K9,K10 | DEPOPULATED SOLDER BALLS |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JEP95, SECTION 4.3, SPP-010.
- e REPRESENTS THE SOLDER BALL GRID PITCH.
   SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D"
- DIRECTION.
- SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

n IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.

- DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE =  $\boxed{e/2}$ 

8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.

ALCORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. 10. OUTLINE AND DIMENSIONS PER CUSTOMER REQUIREMENT.

3719\f16-038.63\1.26.9







| PACKAGE |                         | RSE 052                |      |                          |
|---------|-------------------------|------------------------|------|--------------------------|
| JEDEC   | N/A                     |                        |      | -                        |
| JEDEC   |                         | IN/A                   |      | -                        |
| DXE     | 6.0                     | 0 mm x 5.00<br>PACKAGE | mm   |                          |
| SYMBOL  | MIN                     | NOM                    | MAX  | NOTE                     |
| A       |                         |                        | 1.00 | PROFILE                  |
| A1      | 0.18                    |                        |      | BALL HEIGHT              |
| D       |                         | 6.00 BSC.              |      | BODY SIZE                |
| E       |                         | 5.00 BSC.              |      | BODY SIZE                |
| D1      |                         | 4.50 BSC.              |      | MATRIX FOOTPRINT         |
| E1      |                         | 2.50 BSC.              |      | MATRIX FOOTPRINT         |
| MD      |                         | 10                     |      | MATRIX SIZE D DIRECTION  |
| ME      |                         | 6                      |      | MATRIX SIZE E DIRECTION  |
| n       |                         | 52                     |      | BALL COUNT               |
| φb      | 0.25                    | 0.30                   | 0.35 | BALL DIAMETER            |
| e       | 0.50 BSC.               |                        |      | BALL PITCH               |
| SE/SD   | 0:25 BSC.               |                        |      | SOLDER BALL PLACEMENT    |
|         |                         |                        |      |                          |
|         | 3A,3F,4A,4F,7A,7F,8A,8F |                        |      | DEPOPULATED SOLDER BALLS |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JEP 95, SECTION 4.3, SPP-010.
- 4. e REPRESENTS THE SOLDER BALL GRID PITCH.
- 5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

n IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME

- 6 DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- A SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = [e/2]
- 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.
- A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK
- MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

g1004-1 \ f16-038.63 \ 08.25.10



# 5. Revision History

\_\_\_\_\_

| Section                               | Description                                                                                                                 |  |  |  |  |  |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Revision 01 (August 25                | j, 2008)                                                                                                                    |  |  |  |  |  |  |
|                                       | Initial release                                                                                                             |  |  |  |  |  |  |
| Revision 02 (November                 | Revision 02 (November 4, 2008)                                                                                              |  |  |  |  |  |  |
| Global                                | Added OPNs S71VS064RB0AHT00/04/80/84                                                                                        |  |  |  |  |  |  |
| Connection Diagrams                   | Added S71VS-R 52-ball connection diagram                                                                                    |  |  |  |  |  |  |
| Physical Dimensions                   | Added RSB052                                                                                                                |  |  |  |  |  |  |
| General Description                   | Changed 128 Mb Mux pSRAM PID from TBD to pSRAM_39                                                                           |  |  |  |  |  |  |
| Revision 03 (November                 | r 10, 2008)                                                                                                                 |  |  |  |  |  |  |
| General Description                   | Changed 64 Mb MUX pSRAM Type 3 PID from muxpsram_14 to muxpsram_15                                                          |  |  |  |  |  |  |
| Revision 04 (January 1                | 3, 2009)                                                                                                                    |  |  |  |  |  |  |
| Physical Dimensions                   | Replaced NLD056 with NSD056                                                                                                 |  |  |  |  |  |  |
| Revision 05 (January 2                | 3, 2009)                                                                                                                    |  |  |  |  |  |  |
| Valid Combinations                    | Added OPN S71VS128RC0AHK20                                                                                                  |  |  |  |  |  |  |
| Physical Dimensions                   | Added RSD056                                                                                                                |  |  |  |  |  |  |
| Revision 06 (March 11,                | 2009)                                                                                                                       |  |  |  |  |  |  |
| Valid Combinations                    | Added 108 MHz speed grade to S71VS128RC0 and S71VS256RC0                                                                    |  |  |  |  |  |  |
| Revision 07 (Septembe                 | ır 29, 2009)                                                                                                                |  |  |  |  |  |  |
| General Description                   | Added S71VS128RB0; added muxpsram_10                                                                                        |  |  |  |  |  |  |
| Valid Combinations                    | Added OPN S71VS128RB0                                                                                                       |  |  |  |  |  |  |
| Revision 08 (April 9, 20              | 10)                                                                                                                         |  |  |  |  |  |  |
| General Description                   | Added SWM064D108M1R                                                                                                         |  |  |  |  |  |  |
|                                       | Updated pSRAM documentation names                                                                                           |  |  |  |  |  |  |
| Valid Combinations                    | Added OPNs: S71VS128RC0AHK4L, S71VS256RC0AHK4L                                                                              |  |  |  |  |  |  |
|                                       | Removed Bottom Boot options                                                                                                 |  |  |  |  |  |  |
| Connection Diagrams                   | Updated $V_{SSQ}$ ball to $V_{SS}$                                                                                          |  |  |  |  |  |  |
| Revision 09 (May 4, 207               |                                                                                                                             |  |  |  |  |  |  |
| General Description                   | Added reference to S29VS064R data sheet                                                                                     |  |  |  |  |  |  |
| · · · · · · · · · · · · · · · · · · · | Removed CustComspec_01 for 32 Mb MUX pSRAM                                                                                  |  |  |  |  |  |  |
| Valid Combinations                    | Corrected pSRAM type for S71VS064RB0 from CustComspec_01 to SWM032D108M1R<br>Added OPNs: S71VS064RB0AHT0L, S71VS256RD0AHK40 |  |  |  |  |  |  |
| Revision 10 (June 14, 2               |                                                                                                                             |  |  |  |  |  |  |
|                                       | Removed S71XS256RD0 from table                                                                                              |  |  |  |  |  |  |
|                                       | Unified data sheet reference for S29VS/XS-R                                                                                 |  |  |  |  |  |  |
| General Description                   | Removed MUX pSRAM Type 3                                                                                                    |  |  |  |  |  |  |
|                                       | Added SWM128D108M1R                                                                                                         |  |  |  |  |  |  |
|                                       | Restored necessary bottom boot options.                                                                                     |  |  |  |  |  |  |
|                                       | Added OPNs: S71VS256RD0AHK3L/BL/3C/BC                                                                                       |  |  |  |  |  |  |
| Valid Combinations                    | Removed OPNs: S71VS064RB0AHT00/04                                                                                           |  |  |  |  |  |  |
|                                       | Updated MUX pSRAM Type 3 entries to the Common RAM type specifications                                                      |  |  |  |  |  |  |
|                                       | Removed table after Figure 4.3 S71XS-R 56-ball Fine-Pitch Ball Grid Array                                                   |  |  |  |  |  |  |
|                                       |                                                                                                                             |  |  |  |  |  |  |





| Section                                                                          | Description                                                                                                                   |  |  |  |  |  |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Revision 11 (July 28, 2                                                          | 010)                                                                                                                          |  |  |  |  |  |
| Features                                                                         | Corrected MCP BGA Packages information                                                                                        |  |  |  |  |  |
| Ordering Information                                                             | Corrected Package Modifier information                                                                                        |  |  |  |  |  |
| Ordering Information                                                             | Removed 7 inch Tape and Reel option                                                                                           |  |  |  |  |  |
|                                                                                  | Corrected package information for S71VS064RB0AHT0L                                                                            |  |  |  |  |  |
| Valid Combinations                                                               | Added OPN S71VS064RB0AHT8L, S71VS128RC0AHKCL, S71VS256RC0AHKCL                                                                |  |  |  |  |  |
|                                                                                  | Removed OPN S71VS256RD0AHK40                                                                                                  |  |  |  |  |  |
| MCP Block Diagram                                                                | Removed figure S71XS-R MCP Block Diagram                                                                                      |  |  |  |  |  |
|                                                                                  | Corrected figure S71VS-R 52-ball Fine-Pitch Ball Grid Array                                                                   |  |  |  |  |  |
| Connection Diagrams/                                                             | Removed figure S71XS-R 56-ball Fine-Pitch Ball Grid Array                                                                     |  |  |  |  |  |
| Physical Dimensions                                                              | Replaced figure RSB052—52-ball VFBGA 5.0 x 7.5 mm with RSE052—52-ball VFRBGA 6.0 x 5.0 mm                                     |  |  |  |  |  |
|                                                                                  | Refreshed DNU/RFU/NC definitions                                                                                              |  |  |  |  |  |
| Revision 12 (August 2)                                                           |                                                                                                                               |  |  |  |  |  |
| Valid Combinations                                                               | Corrected package information for S71VS128RB0AHK0L/8L (RLA056)                                                                |  |  |  |  |  |
|                                                                                  | Corrected speed for OPNs S71VS256RD0AHK3L/BL to 108 MHz                                                                       |  |  |  |  |  |
| Connection Diagrams                                                              | Reverted DNU balls to RFU                                                                                                     |  |  |  |  |  |
| Physical Dimensions                                                              | Added diagram for RLA056                                                                                                      |  |  |  |  |  |
| Revision 13 (Decembe                                                             |                                                                                                                               |  |  |  |  |  |
| Features                                                                         | Added Industrial temperature                                                                                                  |  |  |  |  |  |
| General Description                                                              | Added references to S29VS_XS-R_SP, S29VS064R_XS064R_SP, SWM032D108M3R, SWM128D108M3R                                          |  |  |  |  |  |
| Valid Combinations                                                               | Added OPNs S71VS064RB0AHT3L/BL/0M/8M, S71VS128RB0AHK3L/BL, S71VS256RD0AHK3M, S71VS256RD0AHK40/C0                              |  |  |  |  |  |
|                                                                                  | Added Temperature Range Column                                                                                                |  |  |  |  |  |
| Revision 14 (April 13, 2                                                         | 2011)                                                                                                                         |  |  |  |  |  |
| General Description                                                              | Removed SWM032D108M1N and SWM064D108M1N references                                                                            |  |  |  |  |  |
| Valid Combinations                                                               | Removed OPNs S71VS064RB0AHT3M/BM, S71VS128RB0AHK2L/AL, S71VS128RC0AHK20, S71VS128RC0ZHKxx, S71VS256RC0ZHKxx, S71VS256RD0ZHExx |  |  |  |  |  |
|                                                                                  | Physical Dimensions: Removed NLB056 and NSD056 diagrams. Added diagram for RLG052                                             |  |  |  |  |  |
| Revision 15 (June 20, 2                                                          | 2011)                                                                                                                         |  |  |  |  |  |
| Valid Combinations                                                               | Added OPNs S71VS128RB0AHK4L/CL, , S71VS064RB0AHT4L/CL                                                                         |  |  |  |  |  |
| Revision 16 (June 29,                                                            | 2012)                                                                                                                         |  |  |  |  |  |
| /alid Combinations Added OPNs S71VS064RB0AHT3M/BM                                |                                                                                                                               |  |  |  |  |  |
| Revision 17 (October 2                                                           | 2, 2012)                                                                                                                      |  |  |  |  |  |
| Valid Combinations Updated the S71VS256RC0AHK4L/CL package from RSD056 to RLA056 |                                                                                                                               |  |  |  |  |  |
| Revision 18 (January 3                                                           | 31, 2014)                                                                                                                     |  |  |  |  |  |
| General Description                                                              |                                                                                                                               |  |  |  |  |  |
|                                                                                  | Removed OPNs S71VS064RB0AHT0L/BL, S71VS256RD0AHK40/C0                                                                         |  |  |  |  |  |
| Valid Combinations                                                               | Added OPN S71VS256RD0AHK4L/CL                                                                                                 |  |  |  |  |  |



# **Document History Page**

| Document Title: S71VS/XS-R, MirrorBit <sup>®</sup> 1.8 V Simultaneous Read/Write Burst Mode Multiplexed Flash and Burst Mode<br>pSRAM<br>Document Number: 002-00377 |         |                    |                    |                                                                                                                                                                                                                                                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                                                                                                                                                                | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                  |
| **                                                                                                                                                                  | _       | RYSU               | 08/25/2008         | Initial release                                                                                                                                                                                                                                                        |
| *A                                                                                                                                                                  | _       | RYSU               | 11/04/2008         | Global:<br>Added OPNs S71VS064RB0AHT00/04/80/84<br>Connection Diagrams:<br>Added S71VS-R 52-ball connection diagram<br>Physical Dimensions:<br>Added RSB052<br>General Description:<br>Changed 128 Mb Mux pSRAM PID from TBD to pSRAM_39                               |
| *В                                                                                                                                                                  | _       | RYSU               | 11/10/2008         | General Description:<br>Changed 64 Mb MUX pSRAM Type 3 PID from muxpsram_14 to<br>muxpsram_15                                                                                                                                                                          |
| *C                                                                                                                                                                  | -       | RYSU               | 01/13/2009         | Physical Dimensions:<br>Replaced NLD056 with NSD056                                                                                                                                                                                                                    |
| *D                                                                                                                                                                  | _       | RYSU               | 01/23/2009         | Valid Combinations:<br>Added OPN S71VS128RC0AHK20<br>Physical Dimensions:<br>Added RSD056                                                                                                                                                                              |
| *E                                                                                                                                                                  | _       | RYSU               | 03/11/2009         | Valid Combinations:<br>Added 108 MHz speed grade to S71VS128RC0 and S71VS256RC0                                                                                                                                                                                        |
| *F                                                                                                                                                                  | _       | RYSU               | 09/29/2009         | General Description:<br>Added S71VS128RB0; added muxpsram_10<br>Valid Combinations:<br>Added OPN S71VS128RB0                                                                                                                                                           |
| *G                                                                                                                                                                  | _       | RYSU               | 04/09/2010         | General Description:<br>Added SWM064D108M1R<br>Updated pSRAM documentation names<br>Valid Combinations:<br>Added OPNs: S71VS128RC0AHK4L, S71VS256RC0AHK4L<br>Removed Bottom Boot options<br>Connection Diagrams:<br>Updated VSSQ ball to VSS                           |
| *H                                                                                                                                                                  | -       | RYSU               | 05/04/2010         | General Description:<br>Added reference to S29VS064R data sheet<br>Removed CustComspec_01 for 32 Mb MUX pSRAM<br>Valid Combinations:<br>Corrected pSRAM type for S71VS064RB0 from CustComspec_01 to<br>SWM032D108M1R<br>Added OPNs: S71VS064RB0AHT0L, S71VS256RD0AHK40 |

\_\_\_\_\_





## **Document History Page (Continued)**

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *    | _       | RYSU               | 06/14/2010         | General Description:<br>Removed S71XS256RD0 from table<br>Unified data sheet reference for S29VS/XS-R<br>Removed MUX pSRAM Type 3<br>Added SWM128D108M1R<br>Valid Combinations:<br>Restored necessary bottom boot options.<br>Added OPNs: S71VS256RD0AHK3L/BL/3C/BC<br>Removed OPNs: S71VS064RB0AHT00/04<br>Updated MUX pSRAM Type 3 entries to the Common RAM type specifications<br>Removed table after Figure 4.3 S71XS-R 56-ball Fine-Pitch Ball Grid Array                                                                                                                                                                                                                                                              |
| *J   |         | RYSU               | 07/28/2010         | Features:<br>Corrected MCP BGA Packages information<br>Ordering Information:<br>Corrected Package Modifier information<br>Removed 7 inch Tape and Reel option<br>Valid Combinations:<br>Corrected package information for S71VS064RB0AHT0L<br>Added OPN S71VS064RB0AHT8L, S71VS128RC0AHKCL<br>S71VS256RC0AHKCL<br>Removed OPN S71VS256RD0AHK40<br>MCP Block Diagram:<br>Removed figure S71XS-R MCP Block Diagram<br>Connection Diagrams/Physical Dimensions:<br>Corrected figure S71VS-R 52-ball Fine-Pitch Ball Grid Array<br>Removed figure S71XS-R 56-ball Fine-Pitch Ball Grid Array<br>Replaced figure RSB052—52-ball VFBGA 5.0 x 7.5 mm<br>with RSE052—52-ball VFRBGA 6.0 x 5.0 mm<br>Refreshed DNU/RFU/NC definitions |
| *К   | _       | RYSU               | 08/27/2010         | Valid Combinations:<br>Corrected package information for S71VS128RB0AHK0L/8L (RLA056)<br>Corrected speed for OPNs S71VS256RD0AHK3L/BL to 108 MHz<br>Connection Diagrams:<br>Reverted DNU balls to RFU<br>Physical Dimensions:<br>Added diagram for RLA056                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *L   | _       | RYSU               | 12/09/2010         | Features:<br>Added Industrial temperature<br>General Description:<br>Added references to S29VS_XS-R_SP, S29VS064R_XS064R_SF<br>SWM032D108M3R, SWM128D108M3R<br>Valid Combinations:<br>Added OPNs S71VS064RB0AHT3L/BL/0M/8M, S71VS128RB0AHK3L/BL,<br>S71VS256RD0AHK3M, S71VS256RD0AHK40/C0<br>Added Temperature Range Column                                                                                                                                                                                                                                                                                                                                                                                                  |





## **Document History Page (Continued)**

| Document Title: S71VS/XS-R, MirrorBit <sup>®</sup> 1.8 V Simultaneous Read/Write Burst Mode Multiplexed Flash and Burst Mode<br>pSRAM<br>Document Number: 002-00377 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                                                                                                                                                                | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *M                                                                                                                                                                  | _       | RYSU               | 04/13/2011         | General Description:<br>Removed SWM032D108M1N and SWM064D108M1N references<br>Valid Combinations:<br>Removed OPNs S71VS064RB0AHT3M/BM, S71VS128RB0AHK2L/AL,<br>S71VS128RC0AHK20, S71VS128RC0ZHKxx, S71VS256RC0ZHKxx,<br>S71VS256RD0ZHExx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                     |         |                    |                    | Physical Dimensions: Removed NLB056 and NSD056 diagrams. Added dia-<br>gram for RLG052                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *N                                                                                                                                                                  | _       | RYSU               | 06/20/2011         | Valid Combinations:<br>Added OPNs S71VS128RB0AHK4L/CL, S71VS064RB0AHT4L/CL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *0                                                                                                                                                                  | -       | RYSU               | 06/29/2012         | Valid Combinations:<br>Added OPNs S71VS064RB0AHT3M/BM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *P                                                                                                                                                                  | _       | RYSU               | 10/02/2012         | Valid Combinations:<br>Updated the S71VS256RC0AHK4L/CL package from RSD056 to RLA056.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *Q                                                                                                                                                                  | _       | RYSU               | 01/31/2014         | General Description:<br>Removed 128 Mb MUX pSRAM Type 5<br>Valid Combinations:<br>Removed OPNs S71VS064RB0AHT0L/BL, S71VS256RD0AHK40/C0<br>Added OPN S71VS256RD0AHK4L/CL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *R                                                                                                                                                                  | 5175865 | RYSU               | 03/23/2016         | Updated , <i>General Description</i> on page 2:<br>Updated table for detailed specifications:<br>Replaced "Publication Identification Number" with "Cypress Document<br>Number" in column heading.<br>Replaced "S29VS/XS-R" with "S29VS256R, S29VS128R datasheet" in<br>"Document" column.<br>Replaced "S29VS_XS-R_00" with "002-00833" in "Cypress Document<br>Number" column.<br>Removed "S29VS/XS-R Supplement" document and its details.<br>Replaced "S29VS064R/XS064R" with "S29VS064R datasheet" in "Document"<br>column.<br>Replaced "S29VS_XS064R_00" with "002-00949" in "Cypress Document"<br>Number" column.<br>Replaced "S29VS_S064R/XS064R Supplement" document and its details.<br>Updated to Cypress template. |
| *S                                                                                                                                                                  | 5965598 | AESATMP8           | 11/13/2017         | Updated logo and Copyright.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



## Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

### **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6

#### **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2008-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.